#### Lab02 Code Review

# 參考架構 (Merge Sort)



#### Reference code

#### Main module - Sort

#### Submodule – Comparator

```
module comparator(
    in_0,
    in_1,
    out_0,
    out_1);
input [5:0] in_0, in_1;
output logic [5:0] out_0, out_1;
assign out_0 = (in_0 <= in_1) ? in_0 : in_1;
assign out_1 = (in_0 <= in_1) ? in_1 : in_0;
endmodule</pre>
```

- Logic declaration should be separated with design region
- Enhance readability

```
// LOGIC DECLARATION

//------

// Your design

//----

wire [5:0] No1_lesser,No1_greater;
wire [5:0] No2_lesser,No2_greater;
wire [5:0] No3_lesser,No3_greater;
wire [5:0] No4_lesser,No4_greater;
wire [5:0] No5_lesser,No5_greater;
wire [5:0] No6_lesser,No6_greater;
wire [5:0] No7_lesser,No7_greater;
wire [5:0] No7_lesser,No7_greater;
wire [5:0] No8_lesser,No8_greater;
wire [5:0] No9_lesser,No9_greater;
wire [5:0] No9_lesser,No9_greater;
wire [5:0] No10_lesser,No10_greater;
```

```
always @ * begin
    logic [5:0] a1;
    logic [5:0] a2;
    logic [5:0] a3;
    logic [5:0] a4;
    logic [5:0] b1;
    logic [5:0] b2;
    logic [5:0] b3;
    logic [5:0] b4;
    logic [5:0] c1;
    logic [5:0] c2;
    logic [5:0] c3;
    logic [5:0] c4;
    if(in num0 < in num1) begin</pre>
        a2 = in num1;
    end
    else begin
        a2 = in num0;
```

- In SystemVerilog, logic can represent wire or reg
- However, you should note that the default input/output declaration is wire!
- Wire cannot be assigned in always block!

```
module Comp_and_Mux(
   input [5:0] in1, in2,
   output [5:0] lesser,greater
);
   always@* begin
   if (in1 >= in2) begin
        greater = in1;
        lesser = in2;
   end
   else begin
        greater = in2;
   lesser = in1;
   end
   end
end
end
endmodule
```



Note that initial block cannot be synthesized!

Assign statement cannot use non-blocking assignment!

```
assign {temp[0],temp[1]} <= (in_num0 < in_num1)?{in_num0,in_num1}:{in_num1,in_num0};
assign {temp[2],temp[3]} <= (in_num2 < in_num3)?{in_num2,in_num3}:{in_num3,in_num2};
assign {temp[4],temp[5]} <= (temp[1] < temp[2])?{temp[1],temp[2]}:{temp[2],temp[1]};
assign {temp[6],temp[7]} <= (in_num4 < temp[3])?{in_num4,temp[3]}:{temp[3],in_num4};
assign {temp[8],temp[9]} <= (temp[0] < temp[4])?{temp[0],temp[4]}:{temp[4],temp[0]};
assign {temp[10],temp[11]} <= (temp[5] < temp[6])?{temp[5],temp[6]}:{temp[6],temp[5]};
assign {temp[12],temp[13]} <= (temp[9] < temp[10])?{temp[9],temp[10]}:{temp[10],temp[9]};
assign {temp[14],temp[15]} <= (temp[11] < temp[7])?{temp[11],temp[7]}:{temp[7],temp[11]};
assign {temp[16],temp[17]} <= (temp[8] < temp[12])?{temp[8],temp[12]}:{temp[12],temp[8]};
assign {temp[18],temp[19]} <= (temp[13] < temp[14])?{temp[13],temp[14]}:{temp[14],temp[13]};
assign out num <= temp[18];</pre>
```

- Don't use software thinking to write hardware!
- Before writing the code, you should know how the hardware work & generate!

```
always comb begin
    for (int i = 0; i < 4; i++) begin
       for (int j = 0; j < 4 - i; j++) begin
            if (nums[j] > nums[j + 1]) begin
            end
       end
```